### Lab 5 Report

### **Procedure**

This lab consists of three tasks where task 2 and 3 are the main tasks. The first is to perform a simple recording test using a *piano.mp3* file and playing the file into the FPGA. Additionally, the first task is used to test if the sound output of the FPGA can be properly altered. The second task is to implement a filter that will remove the high-pitched noise we introduced into our audio output in task 1 by designing a Finite Impulse Response (FIR) filter. The third task is to improve on the task 2 design by making a generalized FIR filter for any buffer of size N. Furthermore, the task 3 design will use additional components compared to task 2 in order to achieve a better filtering result.

#### Task 1

#### **Procedure**

The first task, to perform a recording test using a *piano.mp3* file on the FPGA, was performed by using LabLands, the provided SystemVerilog files, and *piano.mp3* to perform the recording where we began with CASE A, from the lab specification, to record the initial 10 seconds and ended with CASE B for the remaining 10 seconds of a 20 second total recording. Before synthesizing these components, a testbench was created for the noise gen.sv module.

#### Results

The result was a file named *task1.mp3* (included in the demo portion of this lab) that contained the audio as described above and specified by CASE A and CASE B from the lab specification. On our end this audio could be described as *piano.mp3* playing undistorted for the initial 10 seconds and ending with a layer of audible noise for the remaining 10 seconds.

Figure 1 shows the ModelSim waveform produced by the noise\_gen\_testbench module from noise\_gen.sv (appx. Universal.1).



Figure 1: ModelSim waveform created by noise\_gen testbench

## **Block Diagram - Task 1**



Figure 2: Block diagram of the task 1 circuit

### **Design Decisions**

Task 1 did not require any major design decisions as the materials and steps to complete this task were given in advance and did not require any additional design process or implementation.

### Task 2

#### **Procedure**

The second task was to implement a simple averaging FIR filter to mitigate the high frequency sound introduced in Task 1. An averaging filter can remove noise from a sound by averaging values from multiple samples. As shown in Figure 3, in this task we removed small deviations in sound by averaging the 8 adjacent samples.



Figure 3: Circuit diagram of the task 2 circuit

In essence, the circuit is dividing the input data by 8 in 8 different instances, separated by 7 registers. As long as the read input is true, each register will move the input data to the next register every clock cycle. The output of each register is divided by 8 and added towards data out. By passing the input data sound through this filter, it will supposedly remove small deviations from the noisy audio and lessen the high frequency noise. However, at 48 kHz, averaging the 8 adjacent samples is a very small time frame, and this will not be the most effective filter. That being said, the results should still be noticeable.

### Results

The result of task 2 was successfully implementing a small averaging FIR filter that averages the 8 adjacent samples. Shown below in Figure 4 is the ModelSim Simulation for FIR\_filter.sv, which showed that our module successfully accomplishes the behavior described in the specifications.



Figure 4: ModelSim waveform for FIR\_filter.sv

In this simulation, we tested if the input data will be averaged out properly, and if new samples would not be accepted when read is false. Alternatively, we also tested what happens when read is false before every register holds the value of data in.

#### **Design Decisions**

Originally, the approach towards this task was simple. Create seven registers and divide each of their outputs and add them together along with the initial divided value to determine data out. This method worked perfectly fine and was potentially the expected solution for this task. However, my partner and I decided that making this module using a generate statement will better prepare us for task 3, which is a filter with variable samples. A generate statement allowed us to only call the register module twice rather than 7 times from our old method and accomplish the same result. Because our generate statement used a for loop, the number of averaging samples could be variable. Although Task 2 and Task 3 work differently, our experience using the generate statement for Task 2 helped us prepare for the Task 3 solution we designed. Our solution involving the generate statement was over complicated and overkill for this task, but it produced the equivalent, desired result as our old method (with less code) so we stuck with it.

# Block Diagram - Task 2



Figure 5: Block diagram of the task 2 circuit

#### Task 3

#### **Procedure**

The third task was to create a generalized averaging filter that can take a N number of samples to average. This filter varies a little bit from the filter shown in Task 2. Unlike Task 2, there is only one division after inputting the data in. This divided value will go into a buffer of size N, and the oldest value out of this buffer will be subtracted from the next divided value of data in. Additionally, in task 3 there is the addition of an accumulator. The accumulator is a register that will input the current value of data out and output it the next clock cycle. The overall value of data out will be the input data divided by N - the value of the oldest value from the N size buffer + the value from the accumulator. The overall circuit is shown in Figure 6.



Figure 6: Circuit diagram of the task 3 circuit

In this task we were told to use a N value of 16. This means that the buffer will take 16 clock cycles for the first input to go through and be considered the "oldest value". The value of N also determines how we divide the incoming data. The value of data in should be divided by 16, and this divided value will go into the buffer as well as the summation for data out. In our code shown in appendix 5, we used the generate statement we practiced from Task 2 for the buffer. Using the generate statement, we successfully made a variable size buffer using only 2 calls for the DFF module. After creating the buffer, it was simple. We assigned data out to be the summation of the input data divided by N, minus the oldest value from the buffer, plus the accumulator. We called the accumulator separate from the generate statement and it had an input of data out and the output was the accumulator value that is added into the summation for data out.

### Results

Overall, by using generate statements, we successfully completed Task 3 and the results showed that it was behaving appropriately. We successfully implemented a generalized averaging filter that averages N number of samples. Shown in Figure 7 is our ModelSim Simulation for nSamp\_FIR.sv, the module we created that implements the filter for Task 3.



Figure 7: ModelSim waveform for nSamp\_FIR.sv. Top is full waveform, middle is zoom in going from one input value to another, and the bottom is zoom in of making read signal be false before output is complete

In this simulation, we tested if the input data will be averaged out properly, and if new samples would not be accepted when read is false. Alternatively, we also tested what happens when read is false before every register holds the value of data in.

### **Design Decisions**

In this task we took what we learned from our optimized code in Task 2 and implemented it into our Task 3 solution. We learned how to use generate statements to accomplish the desired result with as little code as possible. The generate statement was used to implement the buffer of size N, and because our generate statement uses a for loop, this was as simple as changing the global parameter of the module to be N and making the for loop condition based on N. After the buffer was done, the rest was quite simple. Created a 2D array that represents the buffer. The last value (N-1'th value) from this array was what we considered to be the oldest value from the buffer, so we simply assigned this value to be the oldest. From here, all we have to do is add together the first division of the input data, subtract the oldest value from the buffer, and add the value of the accumulator. Our patience in learning generate statements to resolve Task 2 paid off and designing our Task 3 solution using generate statements was a success.

### Block Diagram - Task 3



Figure 8: Block diagram of the task 3 circuit

# **Summary Conclusion**

The main goal of this lab was to learn how to manipulate audio files using SystemVerilog code through the FPGA board. Task 1 introduced us to the parts required to output an audio and what an unwanted sound may sound like. Task 2 introduced us to a small, simple averaging FIR filter that could help mitigate noise from sound. Task 3 builds off Task 2 and we had to create an averaging FIR filter with variable size that worked a little differently than Task 2. As we tackled Task 2 and 3, we learned a new way to implement SystemVerilog code by using generate statements. The generate statement was extremely helpful for us to learn to tackle Task 3.

Overall, our lab provided the results we wanted and we believe it is sufficient in covering the requirements of this lab. The special cases were covered for and the primary functions work perfectly.

### **Appendix**

### **Universal:**

noise\_gen.sv



```
Erik Michel & Brian Dallaire
// 5/23/2021
// EE 371
// Lab #5, Digital Signal Processing
// noise_gen takes 1-bit signals clk, en, and rst and returns
// a 24 bit signal out. This module is used to add a high-pitched
// noise to the output of the FPGA audio.
module noise_gen (clk, en, rst, out);
input logic clk, en, rst;
output logic signed [23:0] out;
      logic feedback;
logic [3:0] LFSR;
assign feedback = LFSR[3] ~^ LFSR[2];
      always_ff @(posedge clk) begin
  if (rst) LFSR <= 4'b0;
  else LFSR <= {LFSR[2:0], feedback};</pre>
      always_ff @(posedge c]k) begin
   if (rst) out <= 24'b0;
   else if (en) out <= {{5{LFSR[3]}}, LFSR[2:0], 16'b0};</pre>
endmodule
// noise_gen_testbench is used to test the output of
// the noise_gen module.
module noise_gen_testbench();
logic clk, en, rst;
logic signed [23:0] out;
    noise_gen dut (.*);
    initial begin
        clk <= 0;
forever #10 clk <= ~clk;
     end
    initial begin
        en <= 0; rst <= 1;
repeat (3) @(posedge clk)
rst <= 0;
        repeat (3) @(posedge clk)
        en <= 1;
repeat (30) begin
@(posedge clk);
$display("%d",out);</pre>
        $stop();
    end
endmodule
```

#### 2. wideDFF.sv

```
Erik Michel & Brian Dallaire
     5/23/2021
// 5/25/2022
// EE 371
// Lab #5, Digital Signal Processing
// D_FF takes a 1-bit clk signal, a 1-bit reset signala WIDTH-bit input 'd',
// and returns a WIDTH-bit signal 'q' on the rising edge of the clk signal.
// 'q' is whatever value 'd' was right before the rising edge of the clock.
// when the reset signal is detected, the value of 'q' will become zero
// regardless of the value of 'd'. Also, the value of q will only update
// on the rising edge of the clock if the 'en' signal is ON.
module wideDFF #(parameter WIDTH = 24) (q, d, reset, en, clk);
output logic [WIDTH-1:0] q;
input logic [WIDTH-1:0] d;
input logic reset, clk, en;
      always_ff @(posedge clk) begin
           if (reset)
  q <= 0; //on reset, set to 0
else if (en)</pre>
                q <= d; //otherwise out = d
endmodule
// D_FF_testbench tests that given an input d, the noResetFF
// module will_output the proper value for q on the rising edge of
 // a clk signal
 module wideDFF_testbench();
     logic q;
logic d, reset, en, clk;
     wideDFF dut (q, d, reset, en, clk);
      parameter CLOCK_PERIOD=100;
      initial begin
           clk <= 0;
           forever #(CLOCK_PERIOD/2) clk <= ~clk; // Forever toggle the clock
      initial begin
          reset <= 1;
reset <= 0; d <= 0; en <= 0;
                                                                                @(posedge clk);
                                                                                @(posedge clk);
                                                                                @(posedge clk);
           repeat (5) begin
d <= 24'b000011110000111100001111;
                                                                                @(posedge clk);
                                                                                @(posedge clk);
           end
                                                                                @(posedge clk);
           en <= 1:
                end
           $stop;
     end
endmodule
```

### 3. DE1 SoC.sv (Task 2 and Task 3 labeled)

```
//**************** TASK 2 MODULES ***********//
                        // FIR filter takes the 1-bit inputs CLOCK_50, reset, and read and the 24-bit input
// noisy_left and outputs the 24-bit output task2_left. The main purpose of this module
// is to filter the noise from noisy_left using the FIR filter from Task 2.
FIR_filter noise_filterL (.clk(CLOCK_50), .reset, .en(read), .dataIn(noisy_left), .dataOut(task2_left));
690
701
772
733
744
775
766
7767
778
808
813
882
883
884
885
990
901
9102
103
104
105
106
107
107
108
109
1101
1112
1113
1114
1117
                        // FIR filter takes the 1-bit inputs CLOCK_50, reset, and read and the 24-bit input
// noisy_right and outputs the 24-bit output task2_right. The main purpose of this module
// is to filter the noise from noisy_right using the FIR filter from Task 2.
FIR_filter noise_filterR (.clk(CLOCK_50), .reset, .en(read), .datan(noisy_right), .dataOut(task2_right));
                        // nSamp_FIR takes the 1-bit inputs CLOCK_50, reset, and read and the 24-bit input
// noisy_left and outputs the 24-bit output task3_left. The main purpose of this module
// is to filter the noise from noisy_left using the variable FIR filter from Task 3. In
// this case it is using a value of N = 16
nSamp_FIR nSamp_L (.clk(CLOCK_50), .reset, .en(read), .dataIn(noisy_left), .dataOut(task3_left));
                        // nSamp_FIR takes the 1-bit inputs CLOCK_50, reset, and read and the 24-bit input
// noisy_right and outputs the 24-bit output task3_right. The main purpose of this module
// is to filter the noise from noisy_right using the variable FIR filter from Task 3. In
// this case it is using a value of N = 16
nSamp_FIR nSamp_R (.clk(CLOCK_50), .reset, .en(read), .dataIn(noisy_right), .dataOut(task3_right));
                        always_comb begin
    case(KeY[2:0])
    3 bl10: begin // KEYO outputs noise
    writedata_left = noisy_left;
    writedata_right = noisy_light;
                   writedata_left = noisy_left;
writedata_left = noisy_left;
end
3 'b101: begin // KEY1 outputs task2 filtered noise
writedata_right = task2_left;
end 1: begin // KEY2 outputs task3 filtered noise
writedata_right = task3_left;
end writedata_right = task3_left;
end ult: begin // default output raw data
writedata_left = readdata_left;
end writedata_right = readdata_left;
end endcase
             ė
             6
                        assign reset = \simKEY[3]; assign {HEX0, HEX1, HEX2, HEX3, HEX4, HEX5} = '1; assign LEDR = SW;
                        // only read or write when both are possible
assign read = read_ready & write_ready;
assign write = read_ready & write_ready;
119
                             121
 122
123
124
125
                            126
127
128
 129
130
131
 132
133
 134
135
136
 137
 138
                                       // outputs
                                     AUD_XCK
 141
 142
143
144
145
146
147
                             audio_and_video_config cfg(
                // Inputs
CLOCK_50,
 148
 149
150
151
                                      // Bidirectionals
FPGA_I2C_SDAT,
                                     FPGA_I2C_SCLK
 152
153
154
                             audio_codec codec(
   // Inputs
   CLOCK_50,
                 154
155
156
157
158
159
160
                                     read, write,
writedata_left, writedata_right,
 161
162
163
164
                                      AUD_ADCDAT,
                                       // Bidirectionals
 165
166
167
                                      AUD_BCLK,
AUD_ADCLRCK,
                                      AUD DACLRCK.
 168
169
170
171
172
                                     read_ready, write_ready,
readdata_left, readdata_right,
AUD_DACDAT
                     endmodule
```

### Task 2:

### 4. FIR\_filter.sv

endmodule

### (code)

```
Erik Michel & Brian Dallaire
                             / 5/23/2021
/ EE 371
                       // Lab #5, Task 2
                       // FIR_filter takes in the 1-bit inputs clk, reset, and en and the 24-bit input dataIn
// and outputs the 24-bit input dataOut. The main purpose of this module is to replicate
// an averaging Finite Impulse Response (FIR) filter in order to remove noise from a sound.
// In this FIR filter, we remove small deviations in sound by averaging the 8 adjacent samples.
   8
9
10
 11
113
114
115
117
118
120
221
223
245
227
228
230
331
333
345
345
447
447
447
447
448
                       module FIR_filter (clk, reset, en, dataIn, dataOut);
                                input logic clk, reset, en;
input logic [23:0] dataIn;
output logic [23:0] dataOut;
                                 logic [6:0][23:0] sample;
logic [6:0][23:0] divided;
                                 // dataOut is assigned the initial dataIn divided by 8, as well as all of the other samples divided by 8.
// In total, dataOut will equal dataIn after every sample has been added, assuming en were true the entire
                                 // process.
assign dataOut = (en) ? ({{3{dataIn[23]}}}, dataIn[23:3]} + divided[6] + divided[5] + divided[4] + divided[3] + divided[0]) : dataOut;
                                 // this generate statement takes 7 samples of dataIn and divides them by 8. Each sample and division occurs
// after every clock cycle.
                                                     generate statement
er every clock cycle.
i;
                              wideDFF diff (.cm, .reset, .em, .dcdacany, .qcdacany, .
                                                             /// next register
wideDFF dffs (.clk, .reset, .en, .d(sample[i-1]), .q(sample[i]));
                                                    end

// this assign divides the i'th sample by 8

assign divided[i] = {{3{sample[i][23]}}}, sample[i][23:3]};
                       endgenerate
endmodule
(testbench)
 48
49
50
                        // FIR_filter_testbench tests for both the expected and unexpected cases of the FIR_filter module.
// In this testbench, we tested to see what happens with different input values, and what happens
// when en is no longer true before all of the samples can be divided and added to the output.
 51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
77
77
77
77
77
                      module FIR_filter_testbench();
  logic clk, reset, en;
  logic [23:0] dataIn;
  logic [23:0] dataOut;
                                 FIR_filter dut (.clk, .reset, .en, .dataIn, .dataOut);
                                 parameter CLOCK_PERIOD = 100;
initial begin
  clk <= 0;
  forever # (CLOCK_PERIOD/2) clk <= ~clk; //Forever toggle clock</pre>
                 П
                                         initial begin
                                            $stop;
                                  end
```

### Task 3:

### 5. nSamp\_FIR.sv

(code)

88

endmodule

```
Erik Michel & Brian Dallaire
5/23/2021
EE 371
                  // Lab #5, Task 3
                  // nSamp_FIR takes in the 1-bit inputs clk, reset, and en and the 24-bit input dataIn
// and outputs the 24-bit input dataOut. The main purpose of this module is to replicate
// a Finite Impulse Response (FIR) filter that takes an N number of samples.
 module nSamp_FIR #(parameter N = 16) (clk, reset, en, dataIn, dataOut);
                         input logic clk, reset, en;
input logic [23:0] dataIn;
output logic [23:0] dataOut;
                         localparam logn = $clog2(N);
                         logic [N-1:0][23:0] sample;
logic [23:0] divided;
logic [23:0] accum;
logic signed [31:0] oldval;
                         // this assign divides the current sample by N
assign divided = {{logn{dataIn[23]}}}, dataIn[23:logn]};
                         // this assign will determine the value of oldVal to be the // the last component of the buffer assign oldVal = sample[N - 1];
                         // this assign compiles the divided, oldest (from buffer),
// and accumulator values to determine the value of dataOut
// if en is true. If not, dataOut maintains its value
assign dataOut = (en) ? (divided + (-oldVal) + accum) : dataOut;
                        // wideDFF takes the 1-bit inputs clk, reset, and en and the 24-bit input
// dataout and outputs the 24-bit output accum. The main purpose of this
// module is to act as the register for the accumulator.
wideDFF accumltr(.clk, .reset, .en, .d(dataout), .q(accum));
                        // this generate statement represents a buffer size of N. It will take the sample // divided by N and buffer this value for N clock cycles before subtracting it from // the output.

genvar i;
                       genvar i;
generate
for(i = 0; i < N; i++) begin : filter
if (i == 0)
    // wideDFF takes the 1-bit inputs clk, reset, and en and the 24-bit input
    // divided and outputs the 24-bit output sample[i]. The main purpose of this
    // module is to input the divided sample into the beginning of the buffer
    wideDFF dffin (.clk, .reset, .en, .d(divided), .q(sample[i]));</pre>
                                       wideDFF takes the 1-bit inputs clk, reset, and en and the 24-bit input // sample[i-1] and outputs the 24-bit output sample[i]. The main purpose of // this module is to move the divided sample through the buffer by one spot wideDFF dffshft (.clk, .reset, .en, .d(sample[i - 1]), .q(sample[i]));
                                end

    endgenerate
endmodule

(testbench)
                     / nSamp_FIR_testbench tests for both the expected and unexpected cases of the FIR_filter module.
/ In this testbench, we tested to see what happens with different input values, and what happens
/ when en is no longer true before the first value into the buffer passes through.
 60
61
 62
63
64
65
66
67
                  module nSamp_FIR_testbench();
  logic clk, reset, en;
  logic [23:0] dataIn;
  logic [23:0] dataOut;
 68
69
70
71
72
73
74
75
76
77
78
80
81
82
83
84
85
                          nSamp_FIR dut (.clk, .reset, .en, .dataIn, .dataOut);
                          parameter CLOCK_PERIOD = 100;
initial begin
  clk <= 0;
forever # (CLOCK_PERIOD/2) clk <= ~clk; //Forever toggle clock</pre>
             initial begin
                                86
87
                                  $stop;
```